Back
Job   USA   CA   San Jose Area   Design Engineer   Microsoft -

Principal Physical Design Engineer | Design Engineer in Engineering Job at Microsoft in Mountain V1

This listing was posted on ITJobsWeb.

Principal Physical Design Engineer

Location:
Mountain View, CA
Description:

Microsoft is a highly innovative company that collaborates across disciplines to produce cutting edge technology that changes our world. Microsoft's Silicon team builds custom silicon for a diverse set of systems ranging from innovative consumer products like Xbox to high-performance Azure cloud servers, clients, and augmented reality.We are looking for a Principal Physical Design Engineer to work on industry-leading, high-speed, mixed-signal interface IP development as part of the SCIPS (Semi-custom and Central IP Silicon) team. The candidate should be a motivated self-starter with the ability to lead others who will thrive in this cutting-edge technical environment.Microsoft's mission is to empower every person and every organization on the planet to achieve more. As employees we come together with a growth mindset, innovate to empower others, and collaborate to realize our shared goals. Each day we build on our values of respect, integrity, and accountability to create a culture of inclusion where everyone can thrive at work and beyond.We're committed to a diverse and inclusive workplace and encourage applicants from all background and walks of life. Difference makes us better. Qualifications: Required Qualifications 9+ years of related technical engineering experience OR Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 6+ years technical engineering experience or internship experience OR Master's degree in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 4+ years technical engineering experience or internship experience OR Doctorate degree in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 3+ years technical engineering experience. 9+ years of experience in hardware design. 6+ years of experience in RTL-to-GDS tasks such as floorplanning, bump planning, synthesis, timing closure, place-and-route, electromigration & voltage drop, and physical verification. Other Requirements Ability to meet Microsoft, customer and/or government security screening requirements are required for this role. These requirements include, but are not limited to the following specialized security screenings: Microsoft Cloud Background Check: This position will be required to pass the Microsoft Cloud background check upon hire/transfer and every two years thereafter. Additional or Preferred Qualifications 15+ years technical engineering experience OR Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 12+ years technical engineering experience OR Master's degree in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 8+ years technical engineering experience OR Doctorate degree in Electrical Engineering, Computer Engineering, Computer Science, or related field AND 5+ years technical engineering experience Experience with Fusion Compiler, Primetime, Redhawk, Calibre, STAR-RCXT. Experience with PD for multiple clock and voltage domains IPs or subsystems. Experience integrating analog designs with digital, as part of a mixed-signal IP or subsystem. Experience in SoC-level PD, including bumps, capacitors, ESD. Experience in recent synthesis tool capabilities and methods for PPA improvement. Experience in PD signoff for timing, electromigration, and voltage drop. Tcl, Perl, Python, shell programming. Experience providing technical direction to less-experienced PD engineers. Experience leading and delivering large subsystems or SoCs. Experience providing status and presenting risk mitigation options to upper level management. Silicon Engineering IC5 - The typical base pay range for this role across the U.S. is USD $133,600 - $256,800 per year. There is a different range applicable to specific work locations, within the San Francisco Bay area and New York City metropolitan area, and the base pay range for this role in those locations is USD $173,200 - $282,200 per year.Certain roles may be eligible for benefits and other compensation. Find additional benefits and pay information here: https://careers.microsoft.com/us/en/us-corporate-pay Microsoft will accept applications for the role until May 6, 2024.Microsoft is an equal opportunity employer. All qualified applicants will receive consideration for employment without regard to age, ancestry, color, family or medical care leave, gender identity or expression, genetic information, marital status, medical condition, national origin, physical or mental disability, political affiliation, protected veteran status, race, religion, sex (including pregnancy), sexual orientation, or any other characteristic protected by applicable laws, regulations and ordinances. We also consider qualified applicants regardless of criminal histories, consistent with legal requirements. If you need assistance and/or a reasonable accommodation due to a disability during the application or the recruiting process, please send a request via the Accommodation request form.Benefits/perks listed below may vary depending on the nature of your employment with Microsoft and the country where you work. Responsibilities: Working alongside IP architects and circuit designers to develop solutions that meet system-on-a-chip (SoC_ team requirements. Being responsible for all aspects of physical design including floorplanning, bump and ESD planning, synthesis, place-and-route, clock tree synthesis (CTS) and signoff for timing, electromigration & voltage drop, and physical verification. Integrating complex analog IPs within a digital system. Being a key interface between IP and SoC. Working with packaging engineers to understand IP requirements for 2D, 2.5D and 3D packaging options. Communicatiing to coordinate and drive collaboration with RTL, DFT, CAD and SoC teams. Provide technical direction to less-experienced physical design engineers. Work with limited direction and have attention to detail. Provide crisp status of progress, issues, and risks on the program to the management team. Embody our culture and values. Requisition #: 1706169pca3lyuhf
Company:
Microsoft
Posted:
April 25 on ITJobsWeb
Visit Our Partner Website
This listing was posted on another website. Click here to open: Go to ITJobsWeb
Important Safety Tips
  • Always meet the employer in person.
  • Avoid sharing sensitive personal and financial information.
  • Avoid employment offers that require a deposit or investment.

To learn more, visit the Safety Center or click here to report this listing.

More About this Listing: Principal Physical Design Engineer
Principal Physical Design Engineer is a Engineering Design Engineer Job at Microsoft located in Mountain View CA. Find other listings like Principal Physical Design Engineer by searching Oodle for Engineering Design Engineer Jobs.